# 2-bit Parity Generator

Anay Khanolkar
Department of Electronics and Computer Engineering,
K.J. Somaiya College of Engineering,
Mumbai, India. anay.khanolkar@somaiya.edu

Abstract— This paper highlights the main aspects of implementing a 2-bit Parity Generator using eSim, an open-source EDA software. Parity generators are essential components in digital communication and error detection applications. In this project, a 2-bit parity generator is constructed using XOR gates to produce an output parity bit, achieving both even and odd parity configurations. The design is then simulated using the available tools. Simulation results verify the accuracy of the design, showing successful parity bit generation across all possible input combinations. Through this project, the effectiveness of the eSim platform is demonstrated, showcasing its utility for designing and simulating digital circuits and its potential as a valuable tool in educational and prototyping environments.

## Keywords—error detection, XOR gate, simulation, parity

## I. INTRODUCTION (HEADING 1)

Parity generators play a fundamental role in digital communication systems, where data integrity is crucial. By adding a parity bit, these circuits enable systems to detect single-bit errors during data transmission, enhancing reliability and error management. A parity generator operates by computing a parity bit based on the data bits, providing either even or odd parity. This paper introduces the design and simulation of a 2-bit parity generator using eSim, an open-source EDA tool.

## II. PRINCIPLE OF GENERATION

The principle behind parity generation relies on counting the number of high (1) bits in a given set of data bits and using that count to generate an additional parity bit. This parity bit enables error detection by ensuring that the total number of high bits (including the parity bit) matches a predefined even or odd count. In digital communication, this approach helps verify the integrity of transmitted data, as a single-bit error will result in an incorrect parity count, signaling an error.

For a 2-bit parity generator, the input consists of two data bits, commonly labeled as A and B. The parity bit P is generated by performing an XOR operation across both data bits. XOR gates are particularly useful here because they produce a high (1) output only when there is an odd number of high inputs, matching the requirements for parity calculation.

## III. IMPLEMENTATION

The logical expression for the parity bit P is:

## $P=A \bigoplus B$ where $\bigoplus$ denotes the XOR operation.



Fig. 1. Circuit Diagram

By using XOR gates in this configuration, the parity generator can handle all possible input combinations for the 2-bit data, producing a consistent and reliable parity bit to detect single-bit errors in data transmission.

#### IV. ISSUES AND IMPROVEMENTS

While a 2-bit parity generator is straightforward to design and effective for single-bit error detection, it does have limitations and areas for potential improvement, especially in more complex or high-speed digital communication systems. For example, it can only detect single-bit errors but cannot correct them or identify the location of the error.

## V. Conclusion and Future Scope

The generator effectively produces a parity bit that facilitates single-bit error detection, underscoring the fundamental role of parity generation in enhancing data integrity across digital communication systems. Future work can extend this project by exploring more advanced error-detection and correction schemes, such as Hamming codes and CRC, which are capable of detecting and correcting multiple-bit errors.

## VI. REFERENCES

[1] M. G. Waje and P. K. Dakhole, "Implementation and performance analysis of single layered reversible Parity generator and Parity checker Circuits using Quantum Dot Cellular Automata paradigm," 2015 International Conference on Control, Instrumentation, Communication and Computational Technologies (ICCICCT), Kumaracoil, India, 2015

[2] D. Kumar, C. Kumar, S. Gautam and D. Mitra, "Design of Practical Parity Generator and Parity Checker Circuits in QCA," 2017 IEEE International Symposium on Nanoelectronic and Information Systems (iNIS), Bhopal, India, 2017